Alif Semiconductor /AE512F80F55D5AS_CM55_HP_View /CSI /CSI_PHY_TEST_CTRL0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CSI_PHY_TEST_CTRL0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (PHY_TESTCLR)PHY_TESTCLR 0 (PHY_TESTCLK)PHY_TESTCLK

Description

PHY Test Control 0 Register

Fields

PHY_TESTCLR

When active, performs test interface initialization. Active high.

PHY_TESTCLK

Clock to capture TESTDIN bus contents into the PHY module, with TESTEN signal controlling the operation selection.

Links

() ()